

## Final Assessment Test - November 2019

CSE2001 - Computer Architecture and Organization Course:

Class NBR(s): 0588/0607/0613/0616/0625/0628/0631/

1214/1216/1218/1220/6645/7472

Slot: G2+TG2

Time: Three Hours

Max. Marks: 100

## KEEPING MOBILE PHONE/SMART WATCH, EVEN IN 'OFF' POSITION, IS EXAM MALPRACTICE Answer ALL Questions

(10 X 10 = 100 Marks)

The processor A, B C and D has a 2 GHz clock frequency. Find the total execution time for the programme with instruction mix given below. If the CPI of arithmetic instruction was doubled what would be the impact on the execution time of all the processors.

| Processors | Instruction mix / Processor |              |        | СРІ        |              |        |
|------------|-----------------------------|--------------|--------|------------|--------------|--------|
|            | Arithmetic                  | Load / Store | Branch | Arithmetic | Load / Store | Branch |
| Α          | 2560                        | 1280         | 256    | 1          | 4            | 2      |
| В          | 1280                        | 640          | 128    | 1          | 4            | 2      |
| С          | 640                         | 320          | 64     | 1          | 4            | 2      |
| D          | 320                         | 160          | 32     | 1          | 4            | 2      |

Find the total execution time for this program on A, B, C and D processors. Assume that each processor has a 2 GHz clock frequency. If the CPI of arithmetic instructions is doubled, what would the impact on execution time of this program on A, B, C and D processors?

Calculate M multiplied by Q using Booth's Algorithm where M = -11 and Q = 27.

Write a program to evaluate the expression X= (A+B)\*(C/D) with one address, two address and three address Instructions.

Give a block diagram for a 8M X 32 memory using 512K X 8 RAM chips.

[5]

b) Multiply the numbers (0.5)10 and (-0.4375)10 using binary floating point multiplication.

[5]

The following is a list of 32-bit memory address references, given as word addresses of 8-bit each. 1, 6, 134, 175, 1, 134, 84, 65, 161, 65, 134 and 175. For the above references, identify the binary addresses, the tags and the indexes given a direct-mapped cache with initially 2-word blocks. Assuming the cache being empty initially, list the hit or miss for cache references.

Consider a two level memory hierarchy of the form (L1, L2) where L1 is connected directly to the CPU. 6. Determine the average cost per bit and average access time for the data given below.

| Level | Capacity | Cost   | Access time      | Hit ratio |  |
|-------|----------|--------|------------------|-----------|--|
| L1    | 1024     | 0.1000 | 10-8             | 0.9000    |  |
| 12    | 216      | 0.0100 | 10 <sup>-6</sup> |           |  |

It is necessary to transfer 512 words from a backup store to a memory section starting from address 7. 1000 and the transfer is by means of DMA. i) What are the initial values that the CPU must transfer to the DMA controller? ii) Give step by step account of the actions taken during the input of the first two words.

SPARCH VIT QUESTION PAPERS

ON TELEGRAM TO JOIN

List and explain the levels of RAID. What is the distinction between parallel access and independent

Assume a pipeline with four stages: fetch instruction (FI), decode instruction and calculate addresses (DA), fetch operand (FO), and execute (EX). Draw a diagram for a sequence of 7 instructions, in which the third instruction is a branch that is taken and in which there are no data dependencies.

Discuss the differences between tightly coupled multiprocessors and loosely coupled [5] multiprocessors from the viewpoint of hardware organization and programming techniques.

What is the use of parity bits in an error correction code? How many check bits are needed if the [5] ▲ Hamming error correction code is used to detect single bit errors in a 2048-bit data word?